- N° de stock RS:
- 216-6205
- Référence fabricant:
- 8305AGLF
- Fabricant:
- Renesas Electronics
96 En stock pour livraison sous 1 jour(s)
Ajouté
Prix L'unité (dans un tube de 96)
5,867 €
(TVA exclue)
7,099 €
(TVA incluse)
Unité | Prix par unité | le tube* |
96 + | 5,867 € | 563,232 € |
*prix conseillé |
- N° de stock RS:
- 216-6205
- Référence fabricant:
- 8305AGLF
- Fabricant:
- Renesas Electronics
Documentation technique
Législations et de normes
Détails du produit
The Renesas Electronics ICS8305 is a low skew, 1-to-4, Differential/ LVCMOS-to-LVCMOS/LVTTL Fanout Buffer. The ICS8305 has selectable clock inputs that accept either differential or single ended input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Outputs are forced LOW when the clock is disabled. A separate output enable pin controls whether the outputs are in the active or high impedance state.
Four LVCMOS / LVTTL outputs, 7 output impedance
Selectable differential or LVCMOS / LVTTL clock inputs
CLK, nCLK pair can accept the following differential input levels:
LVPECL, LVDS, LVHSTL, HCSL, SSTL
LVCMOS_CLK supports the following input types: LVCMOS,
LVTTL
Maximum output frequency: 350MHz
Output skew: 35ps (maximum)
Part-to-part skew: 700ps (maximum)
Additive phase jitter, RMS: 0.04ps (typical)
Selectable differential or LVCMOS / LVTTL clock inputs
CLK, nCLK pair can accept the following differential input levels:
LVPECL, LVDS, LVHSTL, HCSL, SSTL
LVCMOS_CLK supports the following input types: LVCMOS,
LVTTL
Maximum output frequency: 350MHz
Output skew: 35ps (maximum)
Part-to-part skew: 700ps (maximum)
Additive phase jitter, RMS: 0.04ps (typical)
Spécifications
Attribut | Valeur |
---|---|
Logic Function | Clock Buffer |
Number of Clock Inputs | 5 |
Package Type | TSSOP |
Pin Count | 16 |
- N° de stock RS:
- 216-6205
- Référence fabricant:
- 8305AGLF
- Fabricant:
- Renesas Electronics