Infineon, 32bit ARM Cortex M0, CY8C4100 Microcontroller, 48MHz, 128 kB Flash, 64-Pin TQFP

Offre groupée disponible

Sous-total (1 unité)*

5,76 €

(TVA exclue)

6,97 €

(TVA incluse)

Add to Basket
sélectionner ou taper la quantité
Temporairement en rupture de stock
  • Expédition à partir du 16 décembre 2026
Besoin de plus? Cliquez sur " Vérifier les dates de livraison " pour plus de détails
Unité
Prix par unité
1 - 95,76 €
10 - 245,05 €
25 - 994,49 €
100 - 2494,04 €
250 +3,67 €

*Prix donné à titre indicatif

Options de conditionnement :
N° de stock RS:
176-9022
Référence fabricant:
CY8C4147AZI-S475
Fabricant:
Infineon
Recherchez des produits similaires en sélectionnant un ou plusieurs attributs.
Sélectionner tout

Marque

Infineon

Family Name

CY8C4100

Package Type

TQFP

Mounting Type

Surface Mount

Pin Count

64

Device Core

ARM Cortex M0

Data Bus Width

32bit

Program Memory Size

128 kB

Maximum Frequency

48MHz

RAM Size

16 kB

USB Channels

0

Number of PWM Units

1 x 16 bit

Number of SPI Channels

5

Typical Operating Supply Voltage

1.8 → 5.5 V

Number of I2C Channels

5

Number of UART Channels

5

Number of USART Channels

0

Number of CAN Channels

1

Length

10mm

Number of ADC Units

1

ADCs

2 x 10/12 bit

Maximum Number of Ethernet Channels

0

Instruction Set Architecture

Thumb-2

Minimum Operating Temperature

-40 °C

Program Memory Type

Flash

Maximum Operating Temperature

+85 °C

Number of PCI Channels

0

Number of Ethernet Channels

0

Pulse Width Modulation

1 (8 x 16 bit)

Dimensions

10 x 10 x 1.4mm

Width

10mm

Height

1.4mm

Number of LIN Channels

0

PSoC® 4 is a scalable and reconfigurable platform architecture for a family of programmable embedded system controllers with an Arm® Cortex®-M0 CPU. It combines programmable and reconfigurable analog and digital blocks with flexible automatic routing. The PSoC 4200_BL product family, based on this platform, is a combination of a microcontroller with an integrated Bluetooth Low Energy (BLE), also known as Bluetooth Smart, radio and subsystem (BLESS).

Four opamps with reconfigurable high-drive external and high-bandwidth internal drive, Comparator modes, and ADC input buffering capability Can operate in Deep Sleep mode.

Four programmable logic blocks called universal digital blocks, (UDBs), each with eight macrocells and data path

Cypress-provided peripheral component library, user-defined state machines, and Verilog input

Power Management:

Active mode: 1.7 mA at 3-MHz flash program execution

Deep Sleep mode: 1.5 μA with watch crystal oscillator

Liens connexes